Substrate bias effects on short channel length and narrow channel width PMOS devices at cryogenic temperatures
The effects of substrate biasing on the characteristics of PMOS devices with varying channel lengths and widths were studied as a function of temperature from 300 K to 77 K. Results on the low field intrinsic mobility, the mobility surface and substrate bias degradation constants, and the effective...
Saved in:
Published in: | Proceedings of the Workshop on Low Temperature Semiconductor Electronics pp. 53 - 57 |
---|---|
Main Authors: | , , , |
Format: | Conference Proceeding |
Language: | English |
Published: |
IEEE
1989
|
Subjects: | |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Summary: | The effects of substrate biasing on the characteristics of PMOS devices with varying channel lengths and widths were studied as a function of temperature from 300 K to 77 K. Results on the low field intrinsic mobility, the mobility surface and substrate bias degradation constants, and the effective low field mobility are discussed. The variation of the peak substrate current normalized to the drain current and of drain-induced-barrier-lowering with substrate bias for both groups of devices is also presented and discussed.< > |
---|---|
DOI: | 10.1109/LTSE.1989.50181 |