Design of a 11 bit 10Ms/s pipelined A/D converter

A 11 bit 10Ms/s A/D Converter (ADC) is presented. The converter consists of a five-stage pipelined architecture and adopts the negative redundant digital correction technique to correct errors in the gain and offset. The fully differential circuitry is used to improve the power supply rejection and...

Full description

Saved in:
Bibliographic Details
Published in:ASICON 2001. 2001 4th International Conference on ASIC Proceedings (Cat. No.01TH8549) pp. 310 - 313
Main Authors: Peng Bailin, Cheng Jun, Chen Guican
Format: Conference Proceeding
Language:English
Published: IEEE 2001
Subjects:
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:A 11 bit 10Ms/s A/D Converter (ADC) is presented. The converter consists of a five-stage pipelined architecture and adopts the negative redundant digital correction technique to correct errors in the gain and offset. The fully differential circuitry is used to improve the power supply rejection and reduce errors resulting from the charge injection. The ADC is designed in a 0.6um CMOS technology and dissipates 50mW with a 3v power supply.
ISBN:0780366778
9780780366770
DOI:10.1109/ICASIC.2001.982561