DC-Link Capacitance Minimization in T-Type Three-Level AC/DC/AC PWM Converters

In this paper, a novel control algorithm that minimizes the dc-link capacitance in the T-type three-level back-to-back converter is proposed. For this, the charging and discharging currents through the capacitor should be minimized, which can be achieved by utilizing the power balance of the ac/dc c...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on industrial electronics (1982) Vol. 62; no. 3; pp. 1382 - 1391
Main Authors: Alemi, Payam, Yoon-Cheul Jeung, Dong-Choon Lee
Format: Journal Article
Language:English
Published: IEEE 01-03-2015
Subjects:
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:In this paper, a novel control algorithm that minimizes the dc-link capacitance in the T-type three-level back-to-back converter is proposed. For this, the charging and discharging currents through the capacitor should be minimized, which can be achieved by utilizing the power balance of the ac/dc converter. Then, the voltage variation in the dc-link is also decreased, which makes a significant reduction in the size of dc-link capacitors. With this scheme, the electrolytic capacitors can be replaced by film capacitors, which are of higher power density, longer lifetime, and higher reliability. The effectiveness of the proposed strategy has been verified by the simulation and experiment results for a 3-kW T-type three-level ac/dc/ac pulsewidth modulation converter system with a 50- μF film capacitor in the dc-link.
ISSN:0278-0046
1557-9948
DOI:10.1109/TIE.2014.2345354