A formal model of several fundamental VHDL concepts

This paper presents a formal model of several fundamental concepts in VHDL including the semantics of individual concurrent statements, and groups of those statements, resolution functions, delta delays, and hierarchical component structuring. Based on this model, several extensions to VHDL are prop...

Full description

Saved in:
Bibliographic Details
Published in:Proceedings of COMPASS'94 - 1994 IEEE 9th Annual Conference on Computer Assurance pp. 177 - 181
Main Author: Goldschlag, D.M.
Format: Conference Proceeding
Language:English
Published: IEEE 1994
Subjects:
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:This paper presents a formal model of several fundamental concepts in VHDL including the semantics of individual concurrent statements, and groups of those statements, resolution functions, delta delays, and hierarchical component structuring. Based on this model, several extensions to VHDL are proposed including nondeterministic assignments and unbounded asynchrony. Nondeterminism allows the specification of environments and of classes of devices. This model naturally captures the meaning of composition of VHDL programs.< >
ISBN:9780780318557
0780318552
DOI:10.1109/CMPASS.1994.318454