A 32 nm, 3.1 Billion Transistor, 12 Wide Issue Itanium® Processor for Mission-Critical Servers

An Itanium® processor implemented in 32 nm CMOS with nine layers of Cu contains 3.1 billion transistors. The die measures 18.2 mm by 29.9 mm. The processor has eight multi-threaded cores, a ring based system interface and combined cache on the die is 50 MB. High-speed links allow for peak processor-...

Full description

Saved in:
Bibliographic Details
Published in:IEEE journal of solid-state circuits Vol. 47; no. 1; pp. 177 - 193
Main Authors: Riedlinger, Reid, Arnold, Ron, Biro, Larry, Bowhill, B., Crop, J., Duda, K., Fetzer, E. S., Franza, O., Grutkowski, T., Little, C., Morganti, C., Moyer, G., Munch, A., Nagarajan, M., Parks, C., Poirier, C., Repasky, B., Roytman, E., Singh, T., Stefaniw, M. W.
Format: Journal Article Conference Proceeding
Language:English
Published: New York, NY IEEE 01-01-2012
Institute of Electrical and Electronics Engineers
Subjects:
Die
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Be the first to leave a comment!
You must be logged in first