Low-Power Phase Frequency Detector Using Hybrid AVLS and LECTOR Techniques for Low-Power PLL

Wireless communication is a fast-growing industry and recent developments focus on improving certain aspects of the area and reducing the power consumption while maintaining the frequency of operation. Phase Locked Loop (PLL) is an integral part of communication circuits which operate at very high f...

Full description

Saved in:
Bibliographic Details
Published in:Advances in electrical and electronic engineering Vol. 20; no. 3; pp. 294 - 303
Main Authors: Premananda, Belegehalli Siddaiah, Sreedhar, Srivaths
Format: Journal Article
Language:English
Published: Ostrava Faculty of Electrical Engineering and Computer Science VSB - Technical University of Ostrava 01-09-2022
VSB-Technical University of Ostrava
Subjects:
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:Wireless communication is a fast-growing industry and recent developments focus on improving certain aspects of the area and reducing the power consumption while maintaining the frequency of operation. Phase Locked Loop (PLL) is an integral part of communication circuits which operate at very high frequencies. Phase Frequency Detector (PFD) is the first block of PLL and is key in determining the computational capacity of the PLL. The power consumption of the PFD has to be reduced to minimize the overall power consumption of PLL. The PFD architecture used is based on Double Edged Triggered D Flip-Flop (DET-DFF), which is free of dead zone. Stack, LECTOR, AVLS and hybrid low-power approaches are implemented to reduce the power consumption of DET-DFF based PFD architectures. The PFDs power, delay and power delay product analysis is performed using Cadence Virtuoso and Spectre in CMOS 180nm and 90nm technology. A power reduction of up to 32% has been observed while keeping the transistor count to a minimum.
ISSN:1336-1376
1804-3119
DOI:10.15598/aeee.v20i3.4593