A Josephson 4 bit RALU for a prototype computer
A Josephson 4 bit register/arithmetic logic unit (RALU) which is adaptable to a prototype computer is discussed. The RALU circuit is designed to be composed of ALU, accumulator, registers for 10 bit instructions, 8 bit address, 4 bit data and carry flag, multiplexers, and so on. It consists of a fou...
Saved in:
Published in: | IEEE journal of solid-state circuits Vol. 24; no. 4; pp. 1076 - 1084 |
---|---|
Main Authors: | , , , , , , , |
Format: | Journal Article |
Language: | English |
Published: |
United States
IEEE
01-08-1989
|
Subjects: | |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Summary: | A Josephson 4 bit register/arithmetic logic unit (RALU) which is adaptable to a prototype computer is discussed. The RALU circuit is designed to be composed of ALU, accumulator, registers for 10 bit instructions, 8 bit address, 4 bit data and carry flag, multiplexers, and so on. It consists of a four-junction logic (4JL) gate family of OR, AND, INVERT, and AMP gates. A complete set of photomasks of the RALU has been generated with the computer-aided-design system which performs an automatic standard cell layout, wiring, and logic check. The RALU chip has been fabricated using a 3 mu m Nb/AlO/sub x//Nb tunnel junction technology. Sixteen power voltage regulator junctions and 1273 logic gates are integrated on the 4.3*5 mm/sup 2/ chip. Operations have been confirmed for all 24 kinds of instructions in the RALU chip. Total power dissipation is 1.66 mW. A delay time of 300 ps has been evaluated for generating the SKIP signal to control the program address in the sequence control unit, which is essential to achieve one instruction execution for every high-speed clock cycle.< > |
---|---|
Bibliography: | ObjectType-Article-2 SourceType-Scholarly Journals-1 ObjectType-Feature-1 content type line 23 |
ISSN: | 0018-9200 1558-173X |
DOI: | 10.1109/4.34095 |