Search Results - "TAWEL, R"

  • Showing 1 - 14 results of 14
Refine Results
  1. 1

    Reconfigurable VLSI architectures for evolvable hardware: from experimental field programmable transistor arrays to evolution-oriented chips by Stoica, A., Zebulum, R., Keymeulen, D., Tawel, R., Daud, T., Thakoor, A.

    “…Evolvable hardware (EHW) addresses on-chip adaptation and self-configuration through evolutionary algorithms. Current programmable devices, in particular the…”
    Get full text
    Journal Article
  2. 2

    Evolution of analog circuits on field programmable transistor arrays by Stoica, A., Keymeulen, D., Zebulum, R., Thakoor, A., Daud, T., Klimeck, Y., Tawel, R., Duong, V.

    “…Evolvable Hardware (EHW) refers to HW design and self reconfiguration using evolutionary/genetic mechanisms. The paper presents an overview of some key…”
    Get full text
    Conference Proceeding
  3. 3

    Analog VLSI neural networks: implementation issues and examples in optimization and supervised learning by Eberhardt, S.P., Tawel, R., Brown, T.X., Daud, T., Thakoor, A.P.

    “…Time-critical neural network applications that require fully parallel hardware implementations for maximal throughput are considered. The rich array of…”
    Get full text
    Journal Article
  4. 4
  5. 5

    Execution of a remote sensing application on a custom neurocomputer by Watkins, S.S., Chau, P.M., Tawel, R., Lambrigsten, B.

    Published in IEEE transactions on neural networks (01-11-1995)
    “…A radial basis function neural network was successfully applied to an area which is relatively new for neural networks: a remote sensing application that…”
    Get full text
    Journal Article
  6. 6

    A neural architecture for the assignment problem: simulation and VLSI implementation by Eberhardt, S.P., Daud, T., Kerns, D.A., Tawel, R., Thakoor, A.P.

    “…A competitive neural network architecture and hardware implementation is described. It is capable of solving first-order assignment problems. Each member of…”
    Get full text
    Conference Proceeding
  7. 7

    Nonlinear functional approximation with networks using adaptive neurons by Tawel, R.

    “…A novel mathematical framework for the rapid learning of nonlinear mappings and topological transformations is presented. It is based on allowing the neuron's…”
    Get full text
    Conference Proceeding
  8. 8

    Real-time focal-plane image compression by Tawel, R.

    “…A novel analog focal-plane processor, the Vector Array Processor (VAP), is designed specifically for use in real-time/video-rate on-line lossy image…”
    Get full text
    Conference Proceeding
  9. 9

    Evolutionary experiments with a fine-grained reconfigurable architecture for analog and digital CMOS circuits by Stoica, A., Keymeulen, D., Tawel, R., Salazar-Lazaro, C., Wei-Te Li

    “…The paper describes the architectural details of a fine-grained programmable transistor array (PTA) architecture and illustrates its use in evolutionary…”
    Get full text
    Conference Proceeding
  10. 10

    Toward on-board synthesis and adaptation of electronic functions: An evolvable hardware approach by Stoica, A., Keymeulen, D., Lazaro, C.-S., Wei-Te Li, Hayworth, K., Tawel, R.

    “…Future remote interplanetary space mission will drive the system to higher degrees of autonomy to adapt to new environments and perform new functions, beyond…”
    Get full text
    Conference Proceeding
  11. 11

    Custom VLSI ASIC for automotive applications with recurrent networks by Tawel, R., Aranki, N., Puskorius, G.V., Marko, K.A., Feldkamp, L.A., James, J.V., Jesion, G., Feldkamp, T.M.

    “…Demands on the performance of vehicle control and diagnostic systems are steadily increasing as a consequence of stiff global competition and government…”
    Get full text
    Conference Proceeding
  12. 12

    A CMOS UV-programmable non-volatile synaptic array by Tawel, R., Benson, R., Thakoor, A.P.

    “…A CMOS floating-gate-based nonvolatile analog circuit that implements an array of simple processing synaptic elements is described. In this implementation,…”
    Get full text
    Conference Proceeding
  13. 13

    A radial basis function neurocomputer implemented with analog VLSI circuits by Watkins, S.S., Chau, P.M., Tawel, R.

    “…An electronic neurocomputer which implements a radial basis function neural network (RBFNN) is described. The RBFNN is a network that utilizes a radial basis…”
    Get full text
    Conference Proceeding
  14. 14

    Different approaches to implementing a radial basis function neurocomputer by Watkins, S.S., Chau, P.M., Tawel, R.

    “…Describes and analyses three different approaches to implementing a radial basis function neural network with an electronic neurocomputer. This type of network…”
    Get full text
    Conference Proceeding