Search Results - "Rim, Kern"
-
1
A high-speed, high-sensitivity silicon lateral trench photodetector
Published in IEEE electron device letters (01-07-2002)“…We report a novel silicon lateral trench photodetector that decouples the carrier transit distance from the light absorption depth, enabling both high speed…”
Get full text
Journal Article -
2
Scaling of Strain-induced Mobility Enhancements in Advanced CMOS Technology
Published in 2008 9th International Conference on Solid-State and Integrated-Circuit Technology (01-10-2008)“…Mobility enhancement by strain is a critical element in today¿s CMOS technology, and enables continued performance scaling. By modulating fundamental material…”
Get full text
Conference Proceeding -
3
Fabrication and analysis of deep submicron strained-Si n-MOSFET's
Published in IEEE transactions on electron devices (01-07-2000)“…Deep submicron strained-Si n-MOSFETs were fabricated on strained Si/relaxed Si/sub 0.8/Ge/sub 0.2/ heterostructures. Epitaxial layer structures were designed…”
Get full text
Journal Article -
4
Analog/mixed-signal design challenges in 7-nm CMOS and beyond
Published in 2018 IEEE Custom Integrated Circuits Conference (CICC) (01-04-2018)“…The economics of CMOS scaling remain lucrative with 7-nm mobile SoCs expected to be commercialized in 2018. Driven by careful design/technology…”
Get full text
Conference Proceeding -
5
Analog/Mixed-Signal Design Challenges in 7-nm CMOS and Beyond
Published in 2019 IEEE Custom Integrated Circuits Conference (CICC) (01-04-2019)“…The economics of CMOS scaling remain lucrative with 7-nm mobile SoCs expected to be commercialized in 2018. Driven by careful design/technology…”
Get full text
Conference Proceeding -
6
Performance assessment of scaled strained-Si channel-on-insulator (SSOI) CMOS
Published in Solid-state electronics (01-02-2004)“…The device/circuit performance of strained-Si (SS) MOSFETs including strained-Si channel-on-insulator (SSOI) is assessed via a physics-based compact model…”
Get full text
Journal Article -
7
Application of silicon-based heterostructures to enhanced mobility metal-oxide-semiconductor field-effect transistors
Published 01-01-1999“…As Si CMOS technology scales into the deep submicron regime, new challenges for device design are posed. Reduction of device dimension has been mainly…”
Get full text
Dissertation -
8
Compact Modeling Methodology of Strained-Si Channel-on-Insulator (SSOI) MOSFETs
Published in International journal of electronics (01-05-2004)“…Compact physical models for SSOI MOSFETs are presented. The models consider specific features for strained-Si devices including SSOI such as mobility…”
Get full text
Journal Article -
9
Analysis and modeling methodology of strained-Si channel-on-insulator (SSOI) MOSFETs
Published in 2003 International Symposium on VLSI Technology, Systems and Applications. Proceedings of Technical Papers. (IEEE Cat. No.03TH8672) (2003)“…Compact physical models for SSOI MOSFETs are presented. The models consider strained-Si device features including mobility enhancement and band offsets with…”
Get full text
Conference Proceeding -
10
Transconductance enhancement in deep submicron strained Si n-MOSFETs
Published in International Electron Devices Meeting 1998. Technical Digest (Cat. No.98CH36217) (1998)“…We report the first measurements on deep submicron strained-Si n-MOSFETs. In spite of the high channel doping and vertical effective fields, electron mobility…”
Get full text
Conference Proceeding -
11
Performance assessment of scaled strained-Si channel-on-insulator (SSOI) CMOS
Published in 2002 IEEE International SOI Conference (2002)“…Strained-Si channel devices have recently become of interest for future high-performance applications due to higher carrier mobility and preservation of…”
Get full text
Conference Proceeding