Search Results - "Hudner, James"

  • Showing 1 - 6 results of 6
Refine Results
  1. 1

    A 0.5-16.3 Gbps Multi-Standard Serial Transceiver With 219 mW/Channel in 16-nm FinFET by Erett, Marc, Hudner, James, Carey, Declan, Casey, Ronan, Geary, Kevin, Hearne, Kay, Neto, Pedro, Mallard, Thomas, Sooden, Vikas, Smyth, Mark, Frans, Yohan, Im, Jay, Upadhyaya, Parag, Wenfeng Zhang, Winson Lin, Xu, Bruce, Chang, Ken

    Published in IEEE journal of solid-state circuits (01-07-2017)
    “…This paper presents a flexible-reach 0.5-16.3 Gb/s serial transceiver which is integrated into a field-programmable gate array (FPGA) and fabricated in 16-nm…”
    Get full text
    Journal Article
  2. 2
  3. 3
  4. 4
  5. 5

    A 0.5-16.3Gbps multi-standard serial transceiver with 219mW/channel in 16nm FinFET by Erett, Marc, Hudner, James, Carey, Declan, Casey, Ronan, Geary, Kevin, Hearne, Kay, Neto, Pedro, Mallard, Thomas, Sooden, Vikas, Smyth, Mark, Frans, Yohan, Im, Jay, Upadhyaya, Parag, Wenfeng Zhang, Winson Lin, Xu, Bruce, Chang, Ken

    “…This paper presents a flexible 0.5-16.3Gb/s serial transceiver - fabricated in 16nm FinFET CMOS - and consuming 219mW/channel at 16.3Gb/s. The transceiver is…”
    Get full text
    Conference Proceeding
  6. 6

    A 112GB/S PAM4 Wireline Receiver Using a 64-Way Time-Interleaved SAR ADC in 16NM FinFET by Hudner, James, Carey, Declan, Casey, Ronan, Hearne, Kay, de Abreu Farias Neto, Pedro Wilson, Chlis, Ilias, Erett, Marc, Chi Fung Poon, Laraba, Asma, Hongtao Zhang, Chaitanya Ambatipudi, Sai Lalith, Mahashin, David, Upadhyaya, Parag, Frans, Yohan, Chang, Ken

    Published in 2018 IEEE Symposium on VLSI Circuits (01-06-2018)
    “…A 112Gb/s PAM4 wireline receiver testchip is implemented in 16nm FinFET. The receiver consists of continuous-time linear equalizers, a peaking capacitance…”
    Get full text
    Conference Proceeding