Search Results - "Gouker, P M"
-
1
Improvement of SOI MOSFET RF Performance by Implant Optimization
Published in IEEE microwave and wireless components letters (01-05-2010)“…The characteristics of silicon on insulator MOSFETs are modified to enhance the RF performance by varying channel implants. Without adding new masks or…”
Get full text
Journal Article -
2
Effects of Ionizing Radiation on Digital Single Event Transients in a 180-nm Fully Depleted SOI Process
Published in IEEE transactions on nuclear science (01-12-2009)“…Effects of ionizing radiation on single event transients are reported for Fully Depleted SOI (FDSOI) technology using experiments and simulations. Logic…”
Get full text
Journal Article -
3
3D-enabled heterogeneous integrated circuits
Published in 2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S) (01-10-2013)“…Presents a collection of slides covering the following topics: bonding; 3D integrated circuit process flow; lithographic requirements; 3-tier single-photon…”
Get full text
Conference Proceeding -
4
Fabrication of self-aligned 90-nm fully depleted SOI CMOS SLOTFETs
Published in IEEE electron device letters (01-07-2001)“…We have developed a novel sub-100-nm fully depleted silicon-on-insulator (SOI) CMOS fabrication process, in which conventional 248-nm optical lithography and…”
Get full text
Journal Article -
5
Hardness Assurance Testing for Proton Direct Ionization Effects
Published in IEEE transactions on nuclear science (01-08-2012)“…The potential for using the degraded beam of high-energy proton radiation sources for proton hardness assurance testing for ICs that are sensitive to proton…”
Get full text
Journal Article -
6
Radiation Effects in 3D Integrated SOI SRAM Circuits
Published in IEEE transactions on nuclear science (01-12-2011)“…Radiation effects are presented for the first time for vertically integrated 3 × 64-kb SOI SRAM circuits fabricated using the 3D process developed at MIT…”
Get full text
Journal Article -
7
SET Characterization in Logic Circuits Fabricated in a 3DIC Technology
Published in IEEE transactions on nuclear science (01-12-2011)“…Single event transients are characterized for the first time in logic gate circuits fabricated in a novel 3DIC technology where SET test circuits are…”
Get full text
Journal Article -
8
Comparison of Single and Two-Photon Absorption for Laser Characterization of Single-Event Upsets in SOI SRAMs
Published in IEEE transactions on nuclear science (01-12-2011)“…The laser pulse energy thresholds for single-event upset measured by single photon and two photon absorption are measured and compared for Sandia SRAMs and…”
Get full text
Journal Article -
9
Direct Comparison of Charge Collection in SOI Devices From Single-Photon and Two-Photon Laser Testing Techniques
Published in IEEE transactions on nuclear science (01-06-2011)“…The amounts of charge collection by single-photon absorption (SPA) and by two-photon absorption (TPA) laser testing techniques have been directly compared…”
Get full text
Journal Article -
10
Channel engineering of SOI MOSFETs for RF applications
Published in 2009 IEEE International SOI Conference (01-10-2009)“…Channel engineering of SOI MOSFETs is explored by altering ion implantation without adding any new fabrication steps to the standard CMOS process. The effects…”
Get full text
Conference Proceeding -
11
Radiation effects in MIT Lincoln lab 3DIC technology
Published in 2009 IEEE International SOI Conference (01-10-2009)“…We characterized TID effects in MITLL 3DIC technology. We found that the effects were comparable for nFETs on the bottom tier with that on single tier wafers…”
Get full text
Conference Proceeding -
12
Fully Depleted SOI RF Switch with Dynamic Biasing
Published in 2007 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium (01-06-2007)“…RF switches based on fully depleted (FD) SOI technology are reported for the first time. In a novel biasing circuit, the conventional bias resistor at the gate…”
Get full text
Conference Proceeding -
13
Enhanced resolution for future fabrication
Published in IEEE circuits and devices magazine (01-01-2003)“…We have developed resolution-enhanced optical lithography processes that have enabled us to fabricate devices with deep sub-100 nm feature sizes. Isolated gate…”
Get full text
Journal Article -
14
Characterization of Single-Event Transients Of Body-Tied vs. floating-body circuits in 150 nm 3D SOI
Published in 2011 12th European Conference on Radiation and Its Effects on Components and Systems (01-09-2011)“…Floating-body and body-tied inverter circuits were implemented in MIT Lincoln-Lab's 3-dimensional SOI 150 nm process to characterize the technology for…”
Get full text
Conference Proceeding -
15
Wafer-Scale 3D Integration of Silicon-on-Insulator RF Amplifiers
Published in 2009 IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (01-01-2009)“…RF amplifiers are demonstrated using a three- dimensional (3D) wafer-scale integration technology based on silicon-on-insulator (SOI) CMOS process. This new 3D…”
Get full text
Conference Proceeding -
16
Hardness assurance testing for proton direct ionization effects
Published in 2011 12th European Conference on Radiation and Its Effects on Components and Systems (01-09-2011)“…The potential for using the degraded beam of high-energy proton radiation sources for proton hardness assurance testing for ICs that are sensitive to proton…”
Get full text
Conference Proceeding -
17
Effects of Through-BOX Vias on SOI MOSFETs
Published in 2008 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA) (01-04-2008)“…The metal-filled vias through the buried oxide are integrated with silicon-on-insulator (SOI) MOSFETs. The FET temperature, measured directly using integrated…”
Get full text
Conference Proceeding