Search Results - "Dermer, G.E"
-
1
A 233-MHz 80%-87% efficient four-phase DC-DC converter utilizing air-core inductors on package
Published in IEEE journal of solid-state circuits (01-04-2005)“…We demonstrate an integrated buck dc-dc converter for multi-V/sub CC/ microprocessors. At nominal conditions, the converter produces a 0.9-V output from a…”
Get full text
Journal Article -
2
A TCP offload accelerator for 10 Gb/s Ethernet in 90-nm CMOS
Published in IEEE journal of solid-state circuits (01-11-2003)“…This programmable engine is designed to offload TCP inbound processing at wire speed for 10-Gb/s Ethernet, supporting 64-byte minimum packet size. This…”
Get full text
Journal Article -
3
Measurements and analysis of SER-tolerant latch in a 90-nm dual-V/sub T/ CMOS process
Published in IEEE journal of solid-state circuits (01-09-2004)“…We designed a soft error rate (SER) tolerant latch utilizing local redundancy. We implemented a test chip containing both the standard and SER-tolerant latches…”
Get full text
Journal Article -
4
5-GHz 32-bit integer execution core in 130-nm dual-VT CMOS
Published in IEEE journal of solid-state circuits (01-11-2002)Get full text
Journal Article -
5
Measurements and analysis of SER-tolerant latch in a 90-nm dual-V sub(T) CMOS process
Published in IEEE journal of solid-state circuits (01-09-2004)“…We designed a soft error rate (SER) tolerant latch utilizing local redundancy. We implemented a test chip containing both the standard and SER-tolerant latches…”
Get full text
Journal Article -
6
Measurements and analysis of SER-tolerant latch in a 90-nm Dual-VT CMOS process
Published in IEEE journal of solid-state circuits (01-09-2004)Get full text
Journal Article -
7
5-GHz 32-bit integer execution core in 130-nm dual-V/sub T/ CMOS
Published in IEEE journal of solid-state circuits (01-11-2002)“…A 32-bit integer execution core containing a Han-Carlson arithmetic-logic unit (ALU), an 8-entry /spl times/ 2 ALU instruction scheduler loop and a 32-entry…”
Get full text
Journal Article -
8
A 28.5 GB/s CMOS non-blocking router for terabit/s connectivity between multiple processors and peripheral I/O nodes
Published in 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177) (2001)“…A 28.5 GB/s data router enables a terabits/s bandwidth network. The 6.6M transistor 0.18 /spl mu/m 1.3 V 15 W CMOS LSI has three clocking domains that…”
Get full text
Conference Proceeding -
9
Time domain modeling of lossy interconnects
Published in IEEE transactions on advanced packaging (01-05-2001)“…A new model for dielectric loss, suitable for time domain modeling of printed circuit boards, is proposed. The model is based on a physical relaxation model…”
Get full text
Journal Article Conference Proceeding -
10
The Astronautics ZS-1 processor
Published in Proceedings 1988 IEEE International Conference on Computer Design: VLSI (1988)“…The Astronautics ZS-1 is a high speed minisupercomputer system designed for scientific and engineering applications. The ZS-1 central processor uses a…”
Get full text
Conference Proceeding